# COMPUTER INTERFACE FOR TUNING AND CONTROL (CITAC) ### **GENERAL DESCRIPTION** The SAB3035 provides closed-loop digital tuning of TV receivers, with or without a.f.c., as required. It also controls up to 8 analogue functions, 4 general purpose I/O ports and 4 high-current outputs for tuner band selection. The IC is used in conjunction with a microcomputer from the MAB8400 family and is controlled via a two-wire, bidirectional I<sup>2</sup> C bus. ### **Features** - Combined analogue and digital circuitry minimizes the number of additional interfacing components required - Frequency measurement with resolution of 50 kHz - Selectable prescaler divisor of 64 or 256 - 32 V tuning voltage amplifier - 4 high-current outputs for direct band selection - 8 static digital to analogue converters (DACs) for control of analogue functions - Four general purpose input/output (I/O) ports - Tuning with control of speed and direction - Tuning with or without a.f.c. - ! Single-pin, 4 MHz on-chip oscillator - 12 C bus slave transceiver ## *UICK REFERENCE DATA* | upply voltages<br>(pin 16) | V <sub>P1</sub> | tvn | 12 V | |-------------------------------------|------------------|------|-----------| | | <b>V</b> P1 | typ. | 12 V | | (pin 22) | $V_{P2}$ | typ. | 13 V | | (pin 17) | $V_{P3}$ | typ. | 32 V | | upply currents (no outputs loaded) | | | | | (pin 16) | l <sub>P1</sub> | typ. | 32 mA | | (pin 22) | I <sub>P2</sub> | typ. | 0,1 mA | | (pin 17) | I <sub>P</sub> 3 | typ. | . 0,6 mA | | Total power dissipation | P <sub>tot</sub> | typ. | 400 mW | | Operating ambient temperature range | $T_{amb}$ | -20 | to +70 °C | | | | | | # **PACKAGE OUTLINE** 28-lead DIL; plastic (SOT117). Fig. 1 Block diagram. Purchase of Philips' I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C-system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. ### **FUNCTIONAL DESCRIPTION** The SAB3035 is a monolithic computer interface which provides tuning and control functions and operates in conjunction with a microcomputer via an 1<sup>2</sup> C bus. ### Tuning This is performed using frequency-locked loop digital control. Data corresponding to the required tuner frequency is stored in a 15-bit frequency buffer. The actual tuner frequency, divided by a factor of 256 (or by 64) by a prescaler, is applied via a gate to a 15-bit frequency counter. This input (FDIV) is measured over a period controlled by a time reference counter and is compared with the contents of the frequency buffer. The result of the comparison is used to control the tuning voltage so that the tuner frequency equals the contents of the frequency buffer multiplied by 50 kHz within a programmable tuning window (TUW). The system cycles over a period of 6,4 ms (or 2,56 ms), controlled by the time reference counter which is clocked by an on-chip 4 MHz reference oscillator. Regulation of the tuning voltage is performed by a charge pump frequency-locked loop system. The charge IT flowing into the tuning voltage amplifier is controlled by the tuning counter, 3-bit DAC and the charge pump circuit. The charge IT is linear with the frequency deviation $\Delta f$ in steps of 50 kHz. For loop gain control, the relationship $\Delta IT/\Delta f$ is programmable. In the normal mode (when control bits TUHN0 and TUHN1 are both at logic 1, see OPERATION), the minimum charge IT at $\Delta f$ = 50 kHz equals 250 $\mu$ A $\mu$ s (typical). By programming the tuning sensitivity bits (TUS), the charge IT can be doubled up to 6 times. If correction-in-band (COIB) is programmed, the charge can be further doubled up to three times in relation to the tuning voltage level. From this, the maximum charge IT at $\Delta f = 50$ kHz equals $2^6 \times 2^3 \times 250 \,\mu\text{A}$ $\mu\text{s}$ (typical). The maximum tuning current I is 875 $\mu$ A (typical). In the tuning-hold (TUHN) mode (TUHN is active LOW), the tuning current I is reduced and as a consequence the charge into the tuning amplifier is also educed. An in-lock situation can be detected by reading FLOCK. When the tuner oscillator frequency is within he programmable tuning window (TUW), FLOCK is set to logic 1. If the frequency is also within the programmable a.f.c. hold range (AFCR), which always occurs if AFCR is wider than TUW, control bit AFCT can be set to logic 1. When set, digital tuning will be switched off, a.f.c. will be switched on and LOCK will stay at logic 1 as long as the oscillator frequency is within AFCR. If the frequency of the uning oscillator does not remain within AFCR, AFCT is cleared automatically and the system reverts o digital tuning. To be able to detect this situation, the occurrence of positive and negative transitions in the FLOCK signal can be read (FL/1N and FL/0N). AFCT can also be cleared by programming the AFCT bit to logic 0. he a.f.c. has programmable polarity and transconductance; the latter can be doubled up to 3 times, epending on the tuning voltage level if correction-in-band is used. he direction of tuning is programmable by using control bits TDIRD (tuning direction down) and DIRU (tuning direction up). If a tuner enters a region in which oscillation stops, then, providing the prescaler remains stable, no FDIV signal is supplied to CITAC. In this situation the system will tune up, moving away from frequency lock-in. This situation is avoided by setting TDIRD which causes the system to tune down. In normal operation TDIRD must be cleared. If a tuner stops oscillating and the prescaler becomes unstable by going into self-oscillation at a very high frequency, the system will react by tuning down, moving away from frequency lock-in. To overcome this, the system can be forced to tune up at the lowest sensitivity (TUS) value, by setting TDIRU. Setting both TDIRD and TDIRU causes the digital tuning to be interrupted and a.f.c. to be switched on. The minimum tuning voltage which can be generated during digital tuning is programmable by VTMI to prevent the tuner being driven into an unspecified low tuning voltage region. ### Control For tuner band selection there are four outputs P10 to P13 which are capable of sourcing up to 50 mA at a voltage drop of less than 600 mV with respect to the separate power supply input Vp2. For additional digital control, four open collector I/O ports P20 to P23 are provided. Ports P22 and P23 are capable of detecting positive and negative transitions in their input signals. With the aid of port P20, up to three independent module addresses can be programmed. Eight 6-bit digital-to-analogue converters DAC0 to DAC7 are provided for analogue control. ### Reset CITAC goes into the power-down-reset mode when V<sub>P1</sub> is below 8,5 V (typical). In this mode all registers are set to a defined state. Reset can also be programmed. ### **OPERATION** ### Write CITAC is controlled via a bidirectional two-wire $I^2C$ bus; the $I^2C$ bus is specified in our data handbook "ICs for digital systems in radio, audio, and video equipment". For programming, a module address, $I/\overline{W}$ bit (logic 0), an instruction byte and a data/control byte are written into CITAC in the format hown in Fig. 3. Fig. 3 12 C bus write format. he module address bits MA1, MA0 are used to give a 2-bit module address as a function of the voltage port P20 as shown in Table 1. cknowledge (A) is generated by CITAC only when a valid address is received and the device is not in e power-down-reset mode ( $V_{P1} > 8.5 \text{ V (typical)}$ ). | MA1 | MA0 | P20 | |-----|-----|------------------| | 0 | 0 | don't care | | 0 | 1 | GND | | 1 | 0 | ½V <sub>P1</sub> | | 1 | 1 | V <sub>P1</sub> | ### **OPERATION** (continued) ### **Tuning** Tuning is controlled by the instruction and data/control bytes as shown in Fig. 4. | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> | |-------------------------------------------------------------------------------------------| | , , , , , , , | | F7 F6 F5 F4 F3 F2 | | AFCT VTM10 AFCR1 AFCR0 TUHN1 TUHN0 T | | VTMI1 COIB1 COIB0 AFCS1 AFCS0 TUS2 T | | 0 0 0 0 AFCP FDIVM TO | | | Fig. 4 Tuning control format. 7Z90125 ### Frequency Frequency is set when bit 17 of the instruction byte is set to logic 1; the remainder of this byte ogether with the data/control byte are loaded into the frequency buffer. The frequency to which the uner oscillator is regulated equals the decimal representation of the 15-bit word multiplied by 50 kHz. All frequency bits are set to logic 1 at reset. # uning hold he TUHN bits are used to decrease the maximum tuning current and, as a consequence, the minimum harge IT (at $\Delta f = 50$ kHz) into the tuning amplifier. able 2 Tuning current control | TUHN1 | TUHNO | typ. I <sub>max</sub><br>μΑ | typ. IT <sub>min</sub><br>μΑ μs | typ. $\Delta V_{TUNmin}$ at $C_{INT}$ = 1 $\mu$ F $\mu$ V | |-------|-------|-----------------------------|---------------------------------|-----------------------------------------------------------| | 0 | o | 3,5* | 1* | 1* | | 0 | 1 | 29 | 8 | 8 | | 1 | 0 | 110 | 30 | 30 | | 1 | 1 | 875 | 250 | 250 | Values after reset. uring tuning but before lock-in, the highest current value should be selected. fter lock-in the current may be reduced to decrease the tuning voltage ripple. The lowest current value should not be used for tuning due to the input bias current of the tuning voltage amplifier (max. 5 nA). However it is good practice to program the lowest current value during tuner band switching. ### Tuning sensitivity To be able to program an optimum loop gain, the charge IT can be programmed by changing T using tuning sensitivity (TUS). Table 3 shows the minimum charge IT obtained by programming the TUS bits at $\Delta f = 50 \text{ kHz}$ ; TUHN0 and TUHN1 = logic 1. **Table 3** Minimum charge IT as a function of TUS $\Delta f = 50 \text{ kHz}$ ; TUHN0 = logic 1; TUHN1 = logic 1 | TUS2 | TUS1 | TUS0 | typ. IT <sub>min</sub><br>mA μs | typ. $\Delta V_{TUNmin}$ at $C_{INT} = 1 \mu F$ mV | |------|------|------|---------------------------------|----------------------------------------------------| | 0 | 0 | 0 | 0,25* | 0,25 * | | 0 | 0 | 1 | 0,5 | 0,5 | | 0 | 1 | 0 | 1 | 1 | | 0 | 1 | 1 | 2 | 2 | | 1 | 0 | 0 | 4 | 4 | | 1 | 0 | 1 | 8 | 8 | | 1 | 1 | 0 | 16 | 16 | <sup>\*</sup> Values after reset. ### Correction-in-band This control is used to correct the loop gain of the tuning system to reduce in-band variations due to a non-linear voltage/frequency characteristic of the tuner. Correction-in-band (COIB) controls the time T of the charge equation IT and takes into account the tuning voltage V<sub>TUN</sub> to give charge multiplying factors as shown in Table 4. Table 4 Programming correction-in-band | COIB1 | COIB0 | charge mu | Itiplying factors at t | ypical values of V <sub>7</sub> | -UN at: | |-------|-------|-----------|------------------------|---------------------------------|---------| | COIDT | COIDO | < 12 V | 12 to 18 V | 18 to 24 V | > 24 V | | 0 | 0 | 1* | 1* | 1* | 1* | | 0 | 1 | 1 | 1 | 1 | 2 | | 1 | 0 | 1 | 1 | 2 | 4 | | 11 | 1 | 1 | 2 | 4 | 8 | <sup>\*</sup> Values after reset. The transconductance multiplying factor of the a.f.c. amplifier is similar when COIB is used, except for the lowest transconductance which is not affected. # **Tuning window** Digital tuning is interrupted and FLOCK is set to logic 1 (in-lock) when the absolute deviation $|\Delta f|$ retween the tuner oscillator frequency and the programmed frequency is smaller than the programmed [UW value (see Table 5). If $|\Delta f|$ is up to 50 kHz above the values listed in Table 5, it is possible for the ystem to be locked depending on the phase relationship between FDIV and the reference counter. Table 5 Tuning window programming | TUW1 | TUW0 | Δf (kHz) | tuning window (kHz) | |------|------|-----------|---------------------| | 0 | 0 | 0* | 0* | | 0 | 1 | 50 | 100 | | 1 | 0 | 150 | 300 | <sup>\*</sup> Values after reset. # **OPERATION** (continued) ### A.F.C. When AFCT is set to logic 1 it will not be cleared and the a.f.c. will remain on as long as $|\Delta f|$ is less than the value programmed for the a.f.c. hold range AFCR (see Table 6). It is possible for the a.f.c. to remain on for values of up to 50 kHz more than the programmed value depending on the phase relationship between FDIV and the reference counter. Table 6 A.F.C. hold range programming | AFCR1 | AFCR0 | Δf (kHz) | a.f.c. hold range (kHz) | |-------|-------|-----------|-------------------------| | 0 | 0 | 0* | 0* | | 0 | 1 | 350 | 700 | | 1 | 0 | 750 | 1500 | <sup>\*</sup> Values after reset. # Transconductance The transconductance (g) of the a.f.c. amplifier is programmed via the a.f.c. sensitivity bits AFCS as shown in Table 7. Table 7 Transconductance programming | AFCS1 | AFCS0 | typ. transconductance (μΑ/V) | |-------|-------|------------------------------| | 0 | 0 | 0,25* | | 0 | 1 | 25 | | 1 | 0 | 50 | | 1 | 1 | 100 | Value after reset. ## 1.F.C. polarity f a positive differential input voltage is applied to the (switched on) a.f.c. amplifier, the tuning voltage 'TUN falls when the a.f.c. polarity bit AFCP is at logic 0 (value after reset). At AFCP = logic 1, 'TUN rises. ### 1inimum tuning voltage oth minimum tuning voltage control bits, VTMI1 and VTMI0, are at logic 0 after reset. Further details re given in CHARACTERISTICS. # requency measuring window he frequency measuring window which is programmed must correspond with the division factor of the escaler in use (see Table 8). Table 8 Frequency measuring window programming | FDIVM | prescaler division factor | cycle period (ms) | measuring window (ms) | |-------|---------------------------|-------------------|-----------------------| | 0 | 256 | 6,4* | 5,12* | | 1 | 64 | 2,56 | 1,28 | <sup>\*</sup> Values after reset. # Tuning direction Both tuning direction bits, TDIRU (up) and TDIRD (down), are at logic 0 after reset. ### Control The instruction bytes POD (port output data) and DACX (digital-to-analogue converter control) are shown in Fig. 5, together with the corresponding data/control bytes. Control is implemented as follows: P13, P12, P11, P10 Band select outputs. If a logic 1 is programmed on any of the POD bits $D_3$ to D<sub>0</sub>, the relevant output goes HIGH. All outputs are LOW after reset. P23, P22, P21, P20 Open collector I/O ports. If a logic 0 is programmed on any of the POD bits D<sub>7</sub> to D<sub>4</sub>, the relevant output is forced LOW. All outputs are at logic 1 after reset (high impedance state). DACX Digital-to-analogue converters. The digital-to-analogue converter selected corresponds to the decimal equivalent of the DACX bits X2, X1, X0. The output voltage of the selected DAC is set by programming the bits AX5 to AX0; the lowest output voltage is programmed with all data AX5 to AX0 at logic 0, or after reset has been activated. Fig. 5 Control programming. ### Read Information is read from CITAC when the R/W bit is set to logic 1. An acknowledge must be generated by the master after each data byte to allow transmission to continue. If no acknowledge is generated by the master the slave (CITAC) stops transmitting. The format of the information bytes is shown in Fig. 6. Fig. 6 Information byte format. ### **OPERATION** (continued) ### Tuning/reset information bits | FLOCK | Set to logic 1 when the t | uning oscillator frequen | cy is within the prod | grammed tuning | |-------|---------------------------|--------------------------|-----------------------|----------------| | | | | | | window. FL/1N Set to logic 0 (active LOW) when FLOCK changes from 0 to 1 and is reset to logic 1 automatically after tuning information has been read. FL/0N As for FL/1N but is set to logic 0 when FLOCK changes from 1 to 0. FOV Indicates frequency overflow. When the tuner oscillator frequency is too high with respect to the programmed frequency, FOV is at logic 1, and when too low, FOV is at logic 0. FOV is not valid when TDIRU and/or TDIRD are set to logic 1. RESN Set to logic 0 (active LOW) by a programmed reset or a power-down-reset. It is reset to logic 1 automatically after tuning/reset information has been read. MWN (frequency measuring window, active LOW) is at logic 1 for a period of 1,28 ms, during which time the results of frequency measurement are processed. This time is independent of the cycle period. During the remaining time, MWN is at logic 0 and the received frequency is measured. When slightly different frequencies are programmed repeatedly and a.f.c. is switched on, the received frequency can be measured using FOV and FLOCK. To prevent the frequency counter and frequency buffer being loaded at the same time, frequency should be programmed only during the period of MWN = logic 0. ### Port information bits 223/1N, P22/1N Set to logic 0 (active LOW) at a LOW-to-HIGH transition in the input voltage on P23 and P22 respectively. Both are reset to logic 1 after the port information has been read. '23/0N, P22/0N As for P23/1N and P22/1N but are set to logic 0 at a HIGH-to-LOW transition. 123, PI22, PI21, Indicate input voltage levels at P23, P22, P21 and P20 respectively. A logic 1 '120 indicates a HIGH input level. ### **leset** The programming to reset all registers is shown in Fig. 7. Reset is activated only at data byte HEX 06. Acknowledge is generated at every byte, provided that CITAC is not in the power-down-reset mode. After the general call address byte, transmission of more than one data byte is not allowed. Fig. 7 Reset programming. # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | _ | 7,000 | | | | | |-------------------------------------|-------------------|------------|-----|--------------------|-----| | Supply voltage ranges:<br>(pin 16) | \/- · | 0.0 | 4 | . 10 | ., | | | V <sub>P1</sub> | -0,3 | το | +18 | V | | (pin 22) | $V_{P2}$ | -0,3 | to | +18 | V | | (pin 17) | V <sub>P3</sub> | -0,3 | to | +36 | V | | Input/output voltage ranges: | | | | | | | (pin 5) | $v_{SDA}$ | -0,3 | to | + 18 | V | | (pin 6) | V <sub>SCL</sub> | -0,3 | to | +18 | V | | (pins 7 to 10) | $V_{P2X}$ | -0,3 | to | +18 | V | | (pins 11 and 12) | VAFC+,AFC- | -0,3 | to | V <sub>P1</sub> * | V | | (pin 13) | • | | | V <sub>P1</sub> * | | | (pin 15) | $v_{TUN}$ | -0,3 | to | V <sub>P3</sub> * | V | | (pins 18 to 21) | V <sub>P1X</sub> | -0,3 | to | V <sub>P2</sub> ** | · V | | (pin 23) | | -0,3 | to | V <sub>P1</sub> * | V | | (pin 24) | V <sub>OSC</sub> | -0,3 | to | +5 | V | | (pins 1 to 4 and 25 to 28) | V <sub>DACX</sub> | -0,3 | to | V <sub>P1</sub> * | V | | Total power dissipation | P <sub>tot</sub> | max. | | 1000 | mW | | Storage temperature range | | -55 | to. | +125 | οС | | Operating ambient temperature range | | <b>–20</b> | to. | + 70 | οС | <sup>\*</sup> Pin voltage may exceed supply voltage if current is limited to 10 mA. <sup>\*\*</sup> Pin voltage must not exceed 18 V but may exceed Vp2 if current is limited to 200 mA. # **CHARACTERISTICS** $T_{amb}$ = 25 °C; $V_{P1}$ , $V_{P2}$ , $V_{P3}$ at typical voltages, unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|--------------------|-------------|------|--------------------|------| | Supply voltages | V <sub>P1</sub> | 10,5 | 12 | 13,5 | V | | | V <sub>P2</sub> | 4,7 | 13 | 16 | V | | | V <sub>P3</sub> | 30 | 32 | 35 | V | | Supply currents (no outputs loaded) | I <sub>P1</sub> | 20 | 32 | 50 | mΑ | | | I <sub>P2</sub> | 0 | _ | 0,1 | mΑ | | | I <sub>P3</sub> | 0,2 | 0,6 | 2 | mA | | Additional supply currents (A) | I <sub>P2A</sub> | -2 | _ | IOHP1X | mΑ | | (note 1) | I <sub>P3A</sub> | 0,2 | | 2 | mA | | Total power dissipation | P <sub>tot</sub> | _ | 400 | _ | mW | | Operating ambient temperature | Tamb | -20 | _ | + 70 | οС | | I <sup>2</sup> C bus inputs/outputs | | | | | | | SDA input (pin 5);<br>SCL input (pin 6) | | | | | | | Input voltage HIGH (note 2) | VIH | 3 | | V <sub>P1</sub> -1 | V | | Input voltage LOW | VIL | -0,3 | _ | 1,5 | V | | Input current HIGH (note 2) | I <sub>I</sub> H . | _ | _ | 10 | μΑ | | Input current LOW (note 2) | IL | _ | _ | 10 | μΑ | | SDA output (pin 5, open collector) | | | | | | | Output voltage LOW at $I_{OL} = 3 \text{ mA}$ | VOL | - | _ | 0,4 | V | | Maximum output sink current | IOL | _ | 5 | _ | mΑ | | Open collector I/O ports | | | | | | | P20, P21, P22, P23<br>(pins 7 to 10, open collector) | | | | | | | Input voltage HIGH | VIH | 2 | _ | 16 | V | | Input voltage LOW | VIL | -0,3 | _ | 0,8 | ٧ | | Input current HIGH | IH | _ | _ | 25 | μΑ | | Input current LOW | -11 | | _ | 25 | μΑ | | Output voltage LOW at $I_{OL} = 2 \text{ mA}$ | VOL | _ | _ | 0,4 | ٧ | | Maximum output sink current | lor | <del></del> | 4 | _ | mΑ | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|------------------------|------------------------|------------------------------| | A.F.C. amplifier | | | | | | | Inputs AFC+, AFC- (pins 11, 12) | | | | | | | Transconductance for input voltages up to 1 V differential: | | | | | | | AFCS1 AFCS2<br>0 0<br>0 1<br>1 0<br>1 1 | 900<br>901<br>910<br>911 | 100<br>15<br>30<br>60 | 250<br>25<br>50<br>100 | 800<br>35<br>70<br>140 | nA/V<br>μΑ/V<br>μΑ/V<br>μΑ/V | | Tolerance of transconductance multiplying factor (2, 4 or 8) when correction-in-band is used | ΔMg | -20 | _ | + 20 | % | | Input offset voltage | V <sub>loff</sub> | <b>-75</b> | _ | + 75 | mV | | Common mode input voltage | V <sub>com</sub> | 3 | _ | V <sub>P1</sub> -2,5 | V | | Common mode rejection ratio | CMRR | _ | 50 | _ | dB | | Power supply (V <sub>P1</sub> ) rejection ratio | PSRR | _ | 50 | | dB | | Input current | 11 | _ | _ | 500 | nΑ | | Tuning voltage amplifier | | | | , | | | Input TI, output TUN (pins 13, 15) Maximum output voltage at Iload = ±1,5 mA Minimum output voltage at Iload = ±1,5 mA VTMI1 VTMI0 | V <sub>TUN</sub> | V <sub>P3</sub> -1,6 | _ | V <sub>P3</sub> -0,4 | V | | 0 0<br>1 0<br>1 1 | VTM00<br>VTM10<br>VTM11 | 300<br>450<br>650 | | 500<br>650<br>900 | mV<br>mV<br>mV | | Maximum output source current | -I <sub>TUNH</sub> | 2,5 | | 8 | mΑ | | Maximum output sink current | ITUNL | - | 40 | - | mΑ | | Input bias current | 171 | <b>-</b> 5 | _ | +5 | nA` | | Power supply (V <sub>P3</sub> ) rejection ratio | PSRR | - | 60 | _ | dB | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|-------------------------|--------------------------|-------------------------| | Tuning voltage amplifier (continued) | | | | | | | Minimum charge IT to tuning voltage amplifier | | | | | | | TUHN1 TUHN0<br>0 0<br>0 1<br>1 0 | CH <sub>00</sub><br>CH <sub>01</sub><br>CH <sub>10</sub> | 0,4<br>4<br>15 | 1<br>8<br>30 | 1,7<br>14<br>48 | μΑ μs<br>μΑ μs<br>μΑ μs | | 1 1 Tolerance of charge (or ΔV <sub>TUN</sub> ) multiplying factor when COIB and/or TUS are used | CH <sub>11</sub> | 130<br>-20 | 250 | 370 | μA μs<br>% | | Maximum current I into tuning amplifier | | | - | 1 20 | /0 | | TUHN1 TUHN0 0 0 0 1 1 0 1 1 | T00<br>T01<br>T10<br>T11 | 1,7<br>15<br>65<br>530 | 3,5<br>29<br>110<br>875 | 5,1<br>41<br>160<br>1220 | μΑ<br>μΑ<br>μΑ<br>μΑ | | Correction-in-band | | | | | | | Tolerance of correction-in-band levels 12 V, 18 V and 24 V | ΔV <sub>CIB</sub> | <b>–15</b> | _ | + 15 | % | | Band-select output ports | | | | | | | P10, P11, P12, P13 (pins 18 to 21) | | | | | | | Output voltage HIGH atI <sub>OH</sub> = 50 mA (note 3) | V <sub>OH</sub> | V <sub>P2</sub> -0,6 | _ | _ | V | | Output voltage LOW at $I_{OL} = 2 \text{ mA}$ | VOL | - | | 0,4 | V | | Maximum output source current (note 3) | -Іон | | 130 | 200 | mA | | Maximum output sink current | loL | - | 5 | _ | mA | | FDIV input (pin 23) | | | | | | | Input voltage (peak-to-peak value) $(t_{rise}$ and $t_{fall} \le 40$ ns) | VERNA | 0.1 | | 2 | V | | Duty cycle | VFDIV(p-p) | 0,1<br>40 | _ | 60 | У<br>% | | Maximum input frequency | f | 14,5 | | 00 | %<br>MHz | | Input impedance | f <sub>max</sub><br> Z <sub>i</sub> | 14,0 | 8 | _ | | | Input capacitance | C <sub>i</sub> | _ | 5 | _ | kΩ<br>pF | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------|----------------------------------|---------------------------------------------|------|----------------------------------------------------|-------------| | OSC input (pin 24) | | | | | | | Crystal resistance at resonance (4 MHz) | RX | _ | _ | 150 | Ω | | DAC outputs 0 to 7<br>(pins 25 to 28 and 1 to 4) | | | | | | | Maximum output voltage (no load) at V <sub>P1</sub> = 12 V (note 4) | V <sub>DH</sub> | 10 | _ | 11,5 | V | | Minimum output voltage (no load) at V <sub>P1</sub> = 12 V (note 4) | V <sub>DL</sub> | 0,1 | _ | 1 | V | | Positive value of smallest step (1 least-significant bit) | ΔVD | 0 | _ | 350 | mV | | Deviation from linearity | _ | | _ | 0,5 | V | | Output impedance at I <sub>load</sub> = ± 2 mA | Zo | _ | _ | 70 | Ω | | Maximum output source current | -IDH | _ | | 6 | mΑ | | Maximum output sink current | <sup>I</sup> DL | _ | 8 | | mA | | Power-down-reset | | | | | | | Maximum supply voltage V <sub>P1</sub> at which power-down-reset is active | V <sub>PD</sub> | 7,5 | _ | 9,5 | V | | V <sub>P1</sub> rise-time during power-up<br>(up to V <sub>PD</sub> ) | t <sub>r</sub> | 5 | | | μs | | Voltage level for valid module address | | | | | | | Voltage level at P20 (pin 7) for valid module address as a function of MA1, MA0 | | | | | | | MA1 MA0 0 0 0 1 1 0 1 1 | VVA00<br>VVA01<br>VVA10<br>VVA11 | -0,3<br>-0,3<br>2,5<br>V <sub>P1</sub> -0,3 | | 16<br>0,8<br>V <sub>P1</sub> -2<br>V <sub>P1</sub> | V<br>V<br>V | # Notes to the characteristics - 1. For each band-select output which is programmed at logic 1, sourcing a current I<sub>OHP1X</sub>, the additional supply currents (A) shown must be added to I<sub>P2</sub> and I<sub>P3</sub> respectively. - 2. If $V_{P1} < 1 \text{ V}$ , the input current is limited to 10 $\mu A$ at input voltages up to 16 V. - 3. At continuous operation the output current should not exceed 50 mA. When the output is short-circuited to ground for several seconds the device may be damaged. - 4. Values are proportional to V<sub>P1</sub>. # I<sup>2</sup>C BUS TIMING (Fig. 8) I<sup>2</sup> C bus load conditions are as follows: 4 k $\Omega$ pull-up resistor to +5 V; 200 pF capacitor to GND. All values are referred to $V_{1H} = 3 \text{ V}$ and $V_{1L} = 1.5 \text{ V}$ . | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------|---------------------|------|----------|------|------| | Bus free before start | t <sub>BUF</sub> | 4 | _ | _ | μs | | Start condition set-up time | tSU,STA | 4 | _ | | μs | | Start condition hold time | tHD,STA | 4 | _ | _ | μs | | SCL, SDA LOW period | †LOW | 4 | _ | _ | μs | | SCL HIGH period | tHIGH | 4 | _ | | μs | | SCL, SDA rise time | tR | _ | _ | 1 | μs | | SCL, SDA fall time | tF | _ | _ | 0,3 | μs | | Data set-up time (write) | <sup>t</sup> SU,DAT | 1 , | | _ | μs | | Data hold time (write) | tHD,DAT | 1 | _ | | μs | | Acknowledge (from CITAC) set-up time | tSU,CAC | | _ | 2 | μs | | Acknowledge (from CITAC) hold time | tHD,CAC | 0 | _ | _ | μs | | Stop condition set-up time | tsu,sto | 4 | _ | - | μs | | Data set-up time (read) | <sup>t</sup> SU,RDA | _ | _ | 2 | μs | | Data hold time (read) | tHD,RDA | 0 | <u> </u> | | μs | | Acknowledge (from master) set-up time | tSU,MAC | 1 | _ | - | μs | | Acknowledge (from master) hold time | tHD, MAC | 2 | | _ | μs | ### Vote Fimings $t_{SU,DAT}$ and $t_{HD,DAT}$ deviate from the $I^2C$ bus specification . After reset has been activated, transmission may only be started after a 50 $\mu s$ delay. Fig. 8 I<sup>2</sup>C bus timing SAB3035.